Printed circuit board

 

A printed circuit board is disclosed. The printed circuit board comprises a substrate having a top surface and a bottom surface. A ground plane is on the bottom surface. A signal trace is on the top surface along a first direction. At least two isolated power planes are on the top surface adjacent to opposite sides of the signal trace, respectively. A conductive connection along a second direction couples to the two power planes, across the signal trace without electrically connecting to the signal trace, wherein the signal trace doesn't pass over any split of the ground plane.

 

 

CROSS REFERENCE TO RELATED APPLICATIONS
This application is a Divisional of co-pending application Ser. No. 12/098,474, filed on Apr. 7, 2008, the entire contents of which are hereby incorporated by reference.
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to a printed circuit board (PCB), and in particular to a printed circuit board routing with good signal quality and less electromagnetic interference (EMI) effect.
2. Description of the Related Art
Along with rapid advances in printed circuit board (PCB) technology, electromagnetic interference (EMI) problems have increased in severity. When semiconductor devices have higher speeds and higher device densities, noise occurs. Therefore, for printed circuit board designers, electromagnetic interference (EMI) problems have become more and more of a challenge.
FIG. 1a shows a local top view of the conventional two-layered printed circuit board 300 showing routing of power and signal planes. FIGS. 1b to 1c show cross sections along lines A-A′ and B-B′ of FIG. 1a, respectively. The conventional printed circuit board 300 has a top layer on a top surface 102 of a substrate 100, covered by a solder mask layer 126. The top layer comprises power traces 108a and 108b and a signal trace 112. The conventional printed circuit board 300 also has a bottom layer covered by a solder mask layer 130 comprising a ground plane 140 on a bottom surface 103 of the substrate 100. For descriptive convenience, the solder mask layer 126 is not shown in FIG. 1a. The power traces 108a and 108b are used for power transmission, and the signal trace 112 is used for signal transmission. As shown in FIG. 1a, the signal trace 112 substantially along a second direction 304 may form a power transmission barrier between the adjacent power traces 108a and 108b substantially along a first direction 302, which is not parallel to the second direction 304. As shown in FIG. 1b, for power transmission between the adjacent power traces 108a and 108b, a conductive layer 108c is formed on a bottom surface 103 of the substrate 100. The conductive layer 108c is respectively electrically connected to the power traces 108a and 108b by via plugs 134 through the substrate 100, and isolated from the ground plane 140 by a split 150. As shown in FIGS. 1a and 1c, the signal trace 112 passes over the split 150 surrounding the conductive layer 108c. When signals, especially high-speed signals, are transmitted along the signal trace 112, however, the current return path of the high-speed signals not only remains under the signal trace 112, but also along the split 150 directly under the signal trace 112. Therefore, the longer current return path results in higher impedance and signal attenuation problems. Also, the current return path along the split 150 may generate an undesired magnetic field vertical to the directions 302 and 304. The undesired magnetic field increases the coupling coefficient between adjacent signal traces and exacerbates electromagnetic interference (EMI) problems. A multi-layered PCB, which separates power, signal and ground planes in different layers, may be used to mitigate the aforementioned problems, but adding layers will increase the manufacturing cost of the PCB.
Therefore, a printed circuit board routing with good signal quality and less electromagnetic interference (EMI) effect is desirable.
BRIEF SUMMARY OF INVENTION
A printed circuit board is provided. An exemplary embodiment of the printed circuit board comprises a substrate having a top surface and a bottom surface. A ground plane is on the bottom surface. A signal trace is on the top surface along a second direction. At least two isolated power planes are on the top surface adjacent to opposite sides of the signal trace, respectively. A conductive connection along a first direction couples to the two power planes, across the signal trace without electrically connecting to the signal trace, wherein the signal trace doesn't pass over any split of the ground plane.
Another exemplary embodiment of the printed circuit board comprises a substrate. A bottom layer comprising a ground plane is on one side of the substrate, wherein the bottom layer has at least one split. A top layer comprising a signal trace and adjacent power planes is on an opposite side of the substrate, the power planes are coupled across the signal trace through a conductive connection which is not electrically connected to the signal trace and not coplanar with the signal trace, wherein the signal trace doesn't pass over the split of the bottom layer.
Still another exemplary embodiment of the printed circuit board comprises a substrate having a top surface and a bottom surface. A ground plane is on the bottom surface. A first signal trace is on the top surface along a first direction. A second signal trace is divided into two segments on the top surface adjacent to opposite sides of the first signal trace, respectively. A conductive connection along a second direction coupled to the two segments of the second signal trace, across the first signal trace without electrically connecting to the first signal trace, wherein the first signal trace doesn't pass over any split of the ground plane.
A detailed description is given in the following embodiments with reference to the accompanying drawings.
BRIEF DESCRIPTION OF DRAWINGS
The invention can be more fully understood by reading the subsequent detailed description and examples with references made to the accompanying drawings, wherein:
FIGS. 1a to 1c show a conventional two-layered printed circuit board.
FIG. 2a shows a top view of one exemplary embodiment of a printed circuit board of the invention.
FIGS. 2b to 2c show cross sections along line A-A′ of FIG. 2a.
FIG. 2d shows a cross section along line B-B′ of FIG. 2a.
FIG. 3a shows a top view of another exemplary embodiment of a printed circuit board of the invention.
FIGS. 3b to 3c show cross sections along line A-A′ of FIG. 3a.
FIG. 3d shows a cross section along line B-B′ of FIG. 3a.
FIG. 4 shows a top view of another exemplary embodiment of a printed circuit board of the invention.
FIG. 5 shows a top view of another exemplary embodiment of a printed circuit board of the invention.
FIG. 6a illustrates signal insertion loss simulation results for signal traces of a conventional printed circuit board.
FIG. 6b illustrates signal insertion loss simulation results for signal traces of one exemplary embodiment of the printed circuit board of the invention.
DETAILED DESCRIPTION OF INVENTION
The following description is of a mode of carrying out the invention. This description is made for the purpose of illustrating the general principles of the invention and should not be taken in a limiting sense. The scope of the invention is best determined by reference to the appended claims. Wherever possible, the same reference numbers are used in the drawing and the description to refer the same or alike parts.
FIGS. 2a to 2c show one exemplary embodiment of a printed circuit board 500a of the invention. FIG. 2a shows a top view of one exemplary embodiment of the printed circuit board 500a of the invention. In this embodiment, the printed circuit board 500a may comprise a two-layered printed circuit board for leadframe-based semiconductor package chips having a top layer comprising power planes and signal trace, and a bottom layer comprising a ground plane. The printed circuit board 500a comprises a substrate 200 having a top surface 202 and a bottom surface 203 as shown in FIGS. 2b to 2d. A top layer is disposed on the top surface 202 comprising signal traces 212a to 212g and a power plane 208, covered by a solder mask layer 226 (shown in FIGS. 2b to 2d), wherein the signal traces 212a to 212g are coplanar with the power plane 208. Also, a bottom layer is disposed on the bottom surface 203 of the substrate 200 comprising a ground plane 228 covered by a solder mask layer 230 as shown in FIGS. 2b to 2d. For descriptive convenience, the solder mask layer 226 is not shown in FIG. 2a. Several sets of fingers 204a to 204l and 206a to 206l are disposed on the top surface 202 of the substrate 200. In one embodiment, the fingers 204a to 204l may be used for input/output (I/O) connections of a surface mounted leadframe-based semiconductor chip package 219, for example, a controller chip package. The semiconductor chip package 219 is mounted on the top surface 202, having a plurality of leads 221 connecting to the fingers 204a to 204l, respectively. Also, the fingers 206a to 206l are used for input/output (I/O) connections of another surface mounted leadframe-based semiconductor chip package 220, which may be controlled by the semiconductor chip package connected to the fingers 204a to 204l, for example, a memory chip package. The semiconductor chip package 220 is mounted on the top surface 202, having a plurality of leads 222 connecting to the fingers 206a to 206l, respectively. Function of each of the fingers 204a to 204l or the fingers 206a to 206l are defined, as pin assignments of the connecting semiconductor chip packages 219 and 220 completely comply with a required design rule. For the leads 221 of the semiconductor chip package 219, for example, the leads 221 connected to the fingers 204b, 204e, 204f, 204h and 204j, they are defined as power transmissions, for example, Vdd or Vss. The other leads 221 connected to the fingers 204a, 204c, 204d, 204g, 204i, 204k and 204l are respectively defined as different signal transmissions. In one embodiment, the semiconductor chip package 220, for example, a memory chip package 220, is controlled by the semiconductor chip package 219, for example, a controller chip package 219. Therefore, each of the leads 221 of the semiconductor chip package 219 may have a corresponding relationship to each of the leads 222 of the semiconductor chip package 220, respectively. For example, the lead 221 connected to the finger 204a is assigned to transmit a first type of signal to the lead 222 connected to the finger 206b by a signal trace 212a. The lead 221 connected to the finger 204c is assigned to transmit a second type of signal to the lead 222 connected to the finger 206d by a signal trace 212b. The lead 221 connected to the finger 204d is assigned to transmit a third type of signal to the lead 222 connected to the finger 206e by a signal trace 212c. The lead 221 connected to the finger 204g is assigned to transmit a fourth type of signal to the lead 222 connected to the finger 206i by a signal trace 212d. The lead 221 connected to the finger 204i is assigned to transmit a fifth type of signal to the lead 222 connected to the finger 206g by a signal trace 212e. The lead 221 connected to the finger 204k is assigned to transmit a sixth type of signal to the lead 222 connected to the finger 206k by a signal trace 212f. The lead 221 connected to the finger 204l is assigned to transmit a seventh type of signal to the lead 222 connected to the finger 206l by a signal trace 212g. The first to seventh types of signals may be the same as or different from each other. Also, the lead 221 connected to the 204b, 204e, 204f, 204h and 204j are assigned to transmit power to the lead 222 respectively connected to the finger 206a, 206c, 206f, 206h and 206j by a power plane 208.
As shown in FIG. 2a, the signal trace 212a substantially along a second direction 504 may form a barrier for power transmission between the adjacent finger 206a and the power plane 208 substantially along a first direction 502, which is not parallel to the second direction 504. Also, the signal traces 212g and 212f substantially along the second direction 504 may form a barrier for power transmission between the adjacent fingers 206h, 206j and the power plane 208, which are substantially along the first direction 502, thus resulting in the aforementioned problems. To solve the aforementioned problems, sub power planes 210 and 214 may be disposed on the top surface 202 of the substrate 200, electrically connecting to the fingers 206a, 206h and 206j, respectively. A conductive connection 216 substantially along the first direction 502 may be coupled to the finger 206a through the sub power plane 210 and the power plane 208, which are adjacent to opposite sides of the signal trace 212a. The conductive connection 216 is across the signal trace 212a without electrically connecting to the signal trace 212a. Also, as shown in FIG. 2a, a conductive connection 218 substantially along the first direction 502 may be coupled to the fingers 206h and 206j through the sub power plane 214 and the power plane 208, which are adjacent to opposite sides of the signal traces 212f and 212g. The conductive connection 218 is across the signal traces 212f and 212g without electrically connecting to the signal traces 212f and 212g. In one embodiment, the conductive connections 216 and 218 may comprise wires, surface mounted devices comprising 0-ohm resistors, straps or jumpers. FIGS. 2b to 2c illustrate cross sections along line A-A′ of FIG. 2a, showing various exemplary embodiments of the conductive connections 216a and 216b of the printed circuit board 500a of the invention. As shown in FIG. 2b, the conductive connection 216a, for example, a 0-ohm resistor 216a, may be disposed over the signal trace 212a, the sub power plane 210 and the power plane 208, coupled to the sub power plane 210 and the power plane 208 by solders 232a through the solder mask layer 226. As shown in FIG. 2b, the 0-ohm resistor 216a may provide a higher level interconnection between the sub power plane 210 and the power plane 208 without contact to the signal trace 212a.
As shown in FIG. 2c, alternatively, a conductive connection 216b, for example, a jumper 216b, may be disposed over the signal trace 212a, the sub power plane 210 and the power plane 208. The jumper 216b is inserted through the solder mask layer 226 and via plugs 234, protruding out of the bottom surface 203 of the substrate 200, and coupled to the sub power plane 210 and the power plane 208. Conductive layers 229 may be formed on the bottom surface 203 of the substrate 200 with two terminals of the jumper 216b. In one embodiment, the conductive layers 229 and the adjacent ground layer 228 are formed at the same time, isolated from each other by splits 250a using an etching process. As shown in FIG. 2c, the jumper 216b may also provide a higher level interconnection between the sub power plane 210 and the power plane 208 without contact to the signal trace 212a.
Referring to FIG. 2d, a view substantially along a translation direction of the signal trace 212a, for example, the direction 504, shows that the signal trace 212a may pass over the solid ground plane 228 without any split, because no power translation path occupies the ground plane 228 directly below the signal trace 212a. Therefore, good signal quality and less EMI effect may be achieved. Similarly to the conductive connection 216, the conductive connection 218 may also provide a higher level interconnection between the sub power plane 214 and the power plane 208 without contact to the signal traces 212f and 212g. The signal traces 212f and 212g may pass over of the solid ground plane 228 without any split.
As shown in FIGS. 3a to 3d, in alternative embodiments, the conductive connections 216 and 218 of the printed circuit board 500b of the invention may be disposed below the bottom surface 203 of the substrate 200. FIGS. 3b to 3c illustrate cross sections along line A-A′ of FIG. 3a, showing various exemplary embodiments of the conductive connections 216c and 216d of the printed circuit board 500b of the invention. As shown in FIG. 3b, the conductive connection 216c, for example, a 0-ohm resistor 216c, may be disposed below the bottom surface 203. The 0-ohm resistor 216c is coupled to the sub power plane 210 and the power plane 208 by solders 232a through the solder mask layer 230, conductive layers 229 and via plugs 234 through the substrate 200. The conductive layers 229 are formed on the bottom surface 203 of the substrate 200, between the via plugs 234 and the 0-ohm resistor 216c. In one embodiment, the conductive layers 229 and the adjacent ground layer 228 are formed at the same time, isolated from each other by splits 250b using an etching process. As shown in FIG. 3b, the 0-ohm resistor 216c may provide a lower level interconnection between the sub power plane 210 and the power plane 208 without contact to the signal trace 212a.
As shown in FIG. 3c, alternatively, a conductive connection 216d, for example, a jumper 216d, may be disposed below the bottom surface 203. The jumper 216d is coupled the sub power plane 210 and the power plane 208. The ground layer 228 may have splits 250c for connection among the jumper 216d, the sub power plane 210 and the power plane 208 without connecting to the ground layer 228 using an etching process. Solder 232b may be formed in the splits 250c on bottom surface 203. The jumper 216d is inserted through the solders 232b and via plugs 234 through the substrate 200, protruding out of the top surface 202 of the substrate 200. As shown in FIG. 3c, the jumper 216d may also provide a lower level interconnection between the sub power plane 210 and the power plane 208 without contact to the signal trace 212a.
Referring to FIG. 3d, a view substantially along a translation direction of the signal trace 212a, for example, the direction 504, shows that the signal trace 212a may pass over of the solid ground plane 228 without any split, because no power translation path occupies the ground plane 228 directly below the signal trace 212a. Therefore, good signal quality and less EMI effect may be achieved. Similarly to the conductive connection 216, the conductive connection 218 may also provide a lower level interconnection between the sub power plane 214 and the power plane 208 without contact to the signal traces 212f and 212g. The signal traces 212f and 212g may pass over of the solid ground plane 228 without any split.
FIG. 4 shows a top view of another exemplary embodiment of the printed circuit board 500c of the invention. In this embodiment, the printed circuit board 500c may comprise a two-layered printed circuit board for ball grid array package semiconductor chips, having a top layer comprising power planes and signal traces, and a bottom layer comprising a ground plane. The printed circuit board 500c having a pad region 262 comprises a plurality of ball pads 260a to 260x. The pads 260a to 260x are used for input/output (I/O) connections between the printed circuit board 500c and a mounted ball grid array semiconductor chip package (not shown). Function of each of the pads 260a to 260y are defined, as pin assignments of a mounted ball grid array semiconductor chip package completely comply with a required design rule. In this embodiment, the pads 260b, 260d, 260g, 260h, 260i, 260l, 260m, 260n, 260o, 260p, 260q, 260r, 260t, 260v and 260x are assigned to transmit signals. The pads 260a, 260c, 260e, 260f, 260j, 260s, 260u and 260w are assigned to transmit power. A top layer is disposed on the top surface 202 comprising signal traces 264a to 264p and power planes 208. The signal traces 264a to 264p are disposed on the top surface 202 of the substrate 200 for different signal transmissions of the pads 260b, 260d, 260g, 260h, 260i, 260k, 260l, 260m, 260n, 260o, 260p, 260q, 260r, 260s, 260t, 260v and 260x, respectively. The power plane 208 is disposed on the top surface 202 of the substrate 200 for power transmissions of the pads 260a, 260c, 260e, 260f, 260j, 260s, 260u and 260w.
One exemplary embodiment of a conductive connection of the invention may be also used for power transmissions between the power plane 208 and the pads 260s, 260u and 260w. As shown in FIG. 4, a conductive connection 316 substantially along a first direction 502 may be coupled to the power plane 208 and the sub power plane 310, which is connected to the pads 260s and 260u. The power plane 208 and the sub power plane 310 are adjacent to opposite sides of the signal traces 264h to 264p. The conductive connection 316 is across the signal traces 264h to 264p substantially along a second direction 504, which is not parallel to the first direction 502, without electrically connecting to the signal traces 264h to 264p. Also, for a power transmission between the power plane 208 and the pad 260w, a conductive connection 318 substantially along the second direction 504 may be coupled to the sub power plane 310 coupled to the power plane 208 and a sub power plane 314 connected to the pad 260w. The conductive connection 318 is across the signal traces 264h to 264k substantially along the first direction 502, which is not parallel to the second direction 504, without electrically connecting to the signal traces 264h to 264k. In one embodiment of the invention, the conductive connections 316 or 318 may not be coplanar with the signal traces and the power planes. Similarly to the conductive connections 216 or 218 as shown in FIGS. 2a to 2d and 3a to 3d, the conductive connections 316 or 318 may provide a higher or lower level interconnection between the defined pads and the power plane without contact to the adjacent signal traces. The aforementioned conductive connections may improve electrical performances, for example, good signal quality and less EMI effect, of the printed circuit board 500c.
Also, as shown in FIG. 4, the sub power plane 314 substantially along a first direction 502 may form a barrier for signal transmission between the adjacent signal trace 264l and the pad 260k substantially along a first direction 502. Similarly, one exemplary embodiment of a conductive connection 264q of the invention may be also used for signal transmissions between the signal trace 264l and the pad 260k. Additionally, for the convenience of the conductive connection disposition, for example, via plugs 266 and 268 may be drilled through the substrate 200, wherein the via plug 266 is electrically connected to the signal trace 264l, and the via plug 268 is electrically connected to the pad 260k through a sub signal trace 264r. As shown in FIG. 4, the signal trace 264l and the sub signal trace 264r are substantially adjacent to same sides of the sub power plane 314. A conductive connection 264q on the bottom layer substantially along a first direction 502 may be coupled to the signal trace 264l and the pad 260k through the sub signal trace 264r, which is connected to the via plugs 266 and 268. The conductive connection 264q is across the conductive connections 318 substantially along a second direction 504, which is not parallel to the first direction 502, without electrically connecting to the signal trace 264l. In one embodiment of the invention, the conductive connection 264q may not be coplanar with the signal traces and the power planes. As shown in FIG. 4, the conductive connection 264q may be disposed below a bottom surface of the substrate 200 (not shown). Alternatively, the conductive connection 264q may be disposed above a top surface 202 of the substrate 200. Similarly to the conductive connections 216 or 218 as shown in FIGS. 2a to 2d and 3a to 3d, the conductive connection 264q may provide a lower or higher level interconnection between the defined pads and the signal traces without contact to the adjacent signal traces. In one embodiment, the conductive connection 264q may comprise a jumper, a 0 ohm resistor or a strap. The aforementioned conductive connections may improve electrical performances, for example, good signal quality and less EMI effect, of the printed circuit board 500c.
Additionally, for routing convenience, for example, for an electrical connection between the referenced voltage (Vref, not shown) and the pad 260j, another conductive trace 270 may be formed by patterning a ground plane (not shown) on the bottom surface (not shown) of the substrate 200 using an etching process to form a split (not shown) surrounding the conductive trace 270, wherein the split is used to isolate the conductive trace 270 and the adjacent ground plane. The conductive trace 270 connects to the referenced voltage and the pad 260j. Since what the power plane 208 carries the stable voltage but not a signal, the power plane 208 passing over any split surrounding the conductive layer 270 is permitted.
FIG. 5 shows a top view of another exemplary embodiment of a printed circuit board 500d of the invention. Alternatively, the conductive connection may be also used for applications of trace swapping, for example, signal traces swapping. As shown in FIG. 5, a signal trace 312d may be used as signal connections between the semiconductor chip packages 319 and 320. The signal trace 312e on the top surface 202 of the substrate 200 is connected to a finger 304i of the semiconductor chip package 319 and a finger 306g of the semiconductor chip package 320. The signal trace 312e substantially along a second direction 504 may form a barrier for signal transmission between a finger 304j of the semiconductor chip package 319 and a finger 306i of the semiconductor chip package 320. For signal trace routing convenience, two signal trace segments 312d and 312f and a conductive connection 350 may be used for signal transmissions between the fingers 304j and 306i. The two signal trace segments 312d and 312f are disposed on the top surface 202 adjacent to opposite sides of the signal trace 312e, respectively. The conductive connection 350 along the first direction 502 is coupled to the two signal trace segments 312d and 312f of a signal trace. The conductive connection 350 may achieve trace swapping of the signal trace segment 312d to the signal trace segment 312f, across the signal trace 312e without electrically connecting to the signal trace 312e. Also, the signal trace 312e doesn't pass over any split of the ground plane (not shown) on the bottom surface (not shown) of the substrate 200. In one embodiment, the conductive connection 350 may comprise a jumper, a 0 ohm resistor or a strap. The aforementioned conductive connection 350 may also improve electrical performances, for example, good signal quality and less EMI effect, of the printed circuit board 500d.
FIG. 6a illustrates signal insertion loss simulation results for signal traces of a conventional two-layered printed circuit board. FIG. 6b illustrates signal insertion loss simulation results for signal traces of one exemplary embodiment of the printed circuit board of the invention. A software Ansoft SIwave provided by Ansoft Corp. was used to evaluate the signal intension loss for signal traces of a conventional printed circuit board and one exemplary embodiment of the printed circuit board of the invention. As shown in FIG. 6a, curves 401a and 402a, which show two kinds of signal traces of a conventional printed circuit board, which are passing over splits of a ground plane, illustrated obvious signal insertion loss in the high signal frequency region (>1 GHz). For example, the curves 401a and 402a showed about −3.8 dB and −4.3 dB signal insertion loss at about 1 GHz signal frequency, respectively. The curves 401b and 402b as shown in FIG. 6b showed the same type of the signal traces with the curves 401b and 402b as shown in FIG. 6a, respectively. As shown in FIG. 6b however, the signal traces of one exemplary embodiment of the printed circuit board of the invention showed less signal insertion loss in the high signal frequency region (>1 GHz). For example, the curves 401b and 402b showed about −2.4 dB and −3.6 dB signal insertion loss at about 1 GHz signal frequency, respectively. By comparing the curve 401a with 401b, a type of signal trace of one exemplary embodiment of the printed circuit board of the invention showed about 1.4 dB improvement at about 1 GHz signal frequency. By comparing the curve 402a with 402b, another type of signal trace of one exemplary embodiment of the printed circuit board of the invention showed about 0.7 dB improvement at about 1 GHz signal frequency. The results show signal trace passing over a solid ground plane having less signal insertion loss, especially in the high signal frequency region (>1 GHz).
Some advantages of exemplary embodiments of the printed circuit board of the invention are described in the following. In exemplary embodiments of a printed circuit board of the invention, when a signal trace is formed as a barrier for power transmission between adjacent power planes substantially along a direction not parallel to the signal trace, conductive connections may be used to couple the power planes or traces, across the signal traces without electrically connecting to the signal traces. The conductive connections may provide a higher or lower level interconnection between power planes or traces without contact to adjacent signal traces. Therefore, the adjacent signal traces may pass over a solid ground plane without any split because no power translation path occupies the ground plane directly below signal traces. Additionally, the conductive connections may comprise lower-cost wires or surface mounted devices comprising 0-ohm resistors, straps or jumpers. The aforementioned conductive connections may improve electrical performances of a two-layered printed circuit board, for example, good signal quality and less EMI effect, in the high signal frequency region without a costly multi-layered printed circuit board. Exemplary embodiments of the printed circuit board of the invention may have simple fabricating processes, thus reducing fabrication costs.
While the invention has been described by way of example and in terms of the preferred embodiments, it is to be understood that the invention is not limited to the disclosed embodiments. To the contrary, it is intended to cover various modifications and similar arrangements (as would be apparent to those skilled in the art). Therefore, the scope of the appended claims should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.


1. A printed circuit board, comprising:
a plurality of fingers;
a substrate consisting of a first conductive layer and a second conductive layer;
wherein the first conductive layer is on a top surface and the second conductive layer is on a bottom surface;
a first semiconductor package mounted on a first and a second finger;
a second semiconductor package mounted on a third and a fourth finger;
a first signal trace on the top surface along a first direction, wherein the first signal trace connects to the first finger and the third finger;
a second signal trace divided into two segments on the top surface adjacent to opposite sides of the first signal trace, respectively, wherein the second signal trace connects to the second finger and the fourth finger; and
a conductive connection along a second direction coupled to the two segments of the second signal trace, across the first signal trace without electrically connecting to the first signal trace to avoid forming splits on a ground plane in the bottom surface such that the first signal trace pass over an unbroken part of the ground plane without any split formed by two separate planes on the bottom surface, wherein the conductive connection is disposed over the top surface.
2. The printed circuit board as claimed in claim 1, wherein the first direction is not parallel to the second direction.
3. The printed circuit board as claimed in claim 1, wherein the conductive connection comprises surface mounted devices.
4. The printed circuit board as claimed in claim 3, wherein the surface mounted devices comprise wires, 0 ohm resistors, straps or jumpers.

 

 

Patent trol of patentswamp
Similar patents
an electrode for forming an electrochemical cell with a substrate and a method of forming said electrode. the electrode comprises a carrier provided with an insulating layer which is patterned at a front side. conducting material in an electrode layer is applied in the cavities of the patterned insulating layer and in contact with the carrier. a connection layer is applied at the backside of the carrier and in contact with the carrier. the periphery of the electrode is covered by the insulating material.
disclosed is a microetching solution for copper, a replenishment solution therefor and a method for production of a wiring board. the microetching solution of the present invention consists of an aqueous solution containing a cupric ion, an organic acid, a halide ion, an amino group-containing compound having a molecular weight of 17 to 400 and a polymer. the polymer is a water-soluble polymer including a polyamine chain and/or a cationic group and having a weight average molecular weight of 1000 or more. when a concentration of the amino group-containing compound is a % by weight and a concentration of the polymer is b % by weight, a value of a/b of the microetching solution of the present invention is 50 to 6000. according to the present invention, an adhesion between copper and a resin or the like may be maintained even with a low etching amount.
the present invention relates to method for activating a copper or copper alloy surface for depositing a metal or metal alloy layer by electroless plating thereon wherein the formation of undesired voids is suppressed. the copper or copper alloy surface is contacted with palladium ions, at least one phosphonate compound and halide ions followed by electroless deposition of a metal such as palladium or a metal alloy such as a ni—p alloy.
the present invention relates to a water-based pore sealing agent enhancing pcb coating anti-oxidation and anti-corrosion properties, consisting of, by weight, 4-12 parts of a corrosion inhibitor, 15-25 parts of a mixed surfactants system, 10-20 parts of an ion chelating agent, 6-15 parts of a ph regulator, 20-40 parts of a builder, and the rest being purified water. when used to perform pore sealing on a pcb, the water-based pore sealing agent is diluted with purified water first to be diluted 10-100 times, preferably, 100/8-100/3 times. the ph value is 7-11, and is preferably 7.5-9.5. the surface tension is 18-28 dyn/cm. the pore sealing treatment uses a immersion process, and preferably ultrasonic waves are added at the same time to assist in cleaning the pores. for the pore sealing treatment, the temperature is 20-60° c., and the time is 60-150 seconds. after pore sealing, the temperature for drying the coated piece is 80-150° c., and the time is 60-120 seconds. the pcb treated with the water-based pore sealing agent of the present invention undergoes the neutral salt spray test, the nitric acid vapor test, the mixed gas test, and the sulfur dioxide and bonding tensile strength test, and the results have indicated that the anti-oxidation and anti-corrosion properties of the coating thereof are significantly enhanced.
a power supply path structure is provided for a flexible circuit board and includes a first flexible circuit board that includes at least one first connection pad and a first opposite connection pad and a first power supply path connected between the first connection pad and the first opposite connection pad and a second flexible circuit board that includes at least one second connection pad and a second opposite connection pad and a second power supply path connected between the second connection pad and the second opposite connection pad, and the first flexible circuit board is stacked, in a vertical direction, on the second flexible circuit board in such a way that the first power supply path and the second power supply path form a parallel-connected power supply path that serves as a power path or a grounding path for the first flexible circuit board.
a method of encapsulating a panel of electronic components such as power converters reduces wasted printed circuit board area. the panel, which may include a plurality of components, may be cut into one or more individual pieces after encapsulation with the mold forming part of the finished product, e.g. providing heat sink fins or a surface mount solderable surface. interconnection features provided along boundaries of individual circuits are exposed during the singulation process providing electrical connections to the components without wasting valuable pcb surface area. the molds may include various internal features such as registration features accurately locating the circuit board within the mold cavity, interlocking contours for structural integrity of the singulated module, contours to match component shapes and sizes enhancing heat removal from internal components and reducing the required volume of encapsulant, clearance channels providing safety agency spacing and setbacks for the interconnects. wide cuts may be made in the molds after encapsulation reducing thermal stresses and reducing the thickness of material to be cut during subsequent singulation. external mold features can include various fin configurations for heat sinks, flat surfaces for surface mounting or soldering, etc. blank mold panels may be machined to provide some or all of the above features in an on-demand manufacturing system. connection adapters may be provided to use the modules in vertical or horizontal mounting positions in connector, through-hole, surface-mount solder variations. the interconnects may be plated to provide a connectorized module that may be inserted into a mating connector.
electrical equipment 1 includes a chassis 2 that has a bottom portion 3 and side portions 4 and 5, a printed circuit board 10 that is stored in the chassis 2 such that one principal surface 10a faces an inner surface 3a of the portion 3, a sealing resin 20 that is filled in internal space s formed by the chassis 2 and the circuit board 10, embeds the circuit board 10, and a flow suppression portion 8 that decreases a drift velocity of the resin 20 pressed into the space s through the resin injection hole 11, and that is provided in at least part of region a from a position immediately below the hole 11 in the inner surface 3a to an inner surface 4a of a side portion 4 closest to the hole 11 out of the side portions 4 and 5.
embodiments of the present invention are directed to electrical devices and methods for fabricating electrical devices using an oxidation process. according to one embodiment, a method of forming an electrical device using an oxidation process includes forming a metallic element which is to become an electrically insulating or resistive element in an electrical device; forming an electrically conductive element connected to the metallic element, wherein the metallic element and the electrically conductive element have different oxidation behavior when subjected to the oxidation process; and subjecting the elements forming the electrically insulating or resistive element and the electrically conductive element to the oxidation process.
an electronic module is provided with a circuit board 2, a chip component 3 surface-mounted on the circuit board 2 and a mold member 4 that seals the chip component 3. the circuit board 2 includes a land 7 and a resist pattern 8a that partially covers the land 7. the chip component 3 has a bottom electrode 6b and a side electrode 6c. the resist pattern 8a has an overlapped portion overlapped with the bottom electrode 6b of the chip component 3 in a planar view. a portion of the mold member 4 is filled at least in a first gap d1 between the resist pattern 8a and the first solder portion 10a.
an light emitting diode module includes a circuit board, a plurality of led chips arranged on and electrically connected to the circuit board, and an encapsulant arranged on the circuit board and covering the led chips, a plurality of first recesses defined in a first surface of the circuit board.
To top